OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [run] - Rev 154

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 The serial debug interface now supports the I2C protocol (in addition to the UART) olivier.girard 4232d 03h /openmsp430/trunk/core/sim/rtl_sim/run
149 Update simulation regression result parser.
Fixed failing SFR test (due to newer MSPGCC version).
Implement request http://opencores.org/bug,view,2171 (burst accesses through the serial debug interface)
olivier.girard 4320d 04h /openmsp430/trunk/core/sim/rtl_sim/run
145 Add Dhrystone and CoreMark benchmarks to the simulation environment. olivier.girard 4370d 03h /openmsp430/trunk/core/sim/rtl_sim/run
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4407d 13h /openmsp430/trunk/core/sim/rtl_sim/run
134 Add full ASIC support (low-power modes, DFT, ...).
Improved serial debug interface reliability.
olivier.girard 4439d 04h /openmsp430/trunk/core/sim/rtl_sim/run
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4536d 03h /openmsp430/trunk/core/sim/rtl_sim/run
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4608d 04h /openmsp430/trunk/core/sim/rtl_sim/run
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4746d 04h /openmsp430/trunk/core/sim/rtl_sim/run
106 Separated the Timer A defines from the openMSP430 ones.
Added the "dbg_en" port in order to allow a separate reset of the debug interface.
Added the "core_en" port (when cleared, the CPU will stop execution, the dbg_freeze signal will be set and the aclk & smclk will be stopped).
Renamed "per_wen" to "per_we" to prevent confusion with active low signals.
Removed to missing unused flops when the DBG_EN is not defined (thanks to Mihai contribution).
olivier.girard 4802d 02h /openmsp430/trunk/core/sim/rtl_sim/run
91 Fixed bug when an IRQ arrives while CPU is halted through the serial debug interface.
This bug is CRITICAL for people using working with interrupts and the Serial Debug Interface.
olivier.girard 4835d 04h /openmsp430/trunk/core/sim/rtl_sim/run
76 Add possibility to simulate C code within the "core" environment. olivier.girard 4929d 03h /openmsp430/trunk/core/sim/rtl_sim/run
73 Update all bash scripts headers with "#!/bin/bash" instead of "#!/bin/sh".
This will prevent compatibility problems in systems where bash isn't the default shell.
olivier.girard 5036d 05h /openmsp430/trunk/core/sim/rtl_sim/run
67 Added 16x16 Hardware Multiplier. olivier.girard 5185d 12h /openmsp430/trunk/core/sim/rtl_sim/run
65 Add possibility to disable waveform dumping by setting the OMSP_NODUMP environment variable to 1. olivier.girard 5196d 02h /openmsp430/trunk/core/sim/rtl_sim/run
54 Update FPGA projects with the combinatorial loop fixed. olivier.girard 5224d 06h /openmsp430/trunk/core/sim/rtl_sim/run
33 In order to avoid confusion, the following changes have been implemented to the Verilog code:
- renamed the "rom_*" ports and defines to "pmem_*" (program memory).
- renamed the "ram_*" ports and defines to "dmem_*" (data memory).

In addition, in order to prevent potential conflicts with the Verilog defines of other IPs, a Verilog undefine file has been created.
olivier.girard 5253d 06h /openmsp430/trunk/core/sim/rtl_sim/run
6 Some more SVN ignore properties... olivier.girard 5422d 04h /openmsp430/trunk/core/sim/rtl_sim/run
2 Upload complete openMSP430 project to the SVN repository olivier.girard 5435d 03h /openmsp430/trunk/core/sim/rtl_sim/run

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.