OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [sim/] [bin/] [Makefile] - Rev 542

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
542 ORPSoC scripts cleanup. Now centralised.

Documentation updated for ml501's SPI programming, noting issues with ISE12.
julius 4740d 00h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
500 ORPSoC's System C UART model can now accept input from stdin during simulation to drive consoles etc

ML501 simulation makefile update to allow custom ELFs to be specified
julius 4810d 04h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
492 ORPSoC VPI interface for modelsim and documentation update julius 4827d 08h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 4862d 14h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
468 ORPSoC update:
Added USER_ELF and USER_VMEM options to reference design simulation scripts.
Changed use of absolute BOARD_PATH variable to simply BOARD relative to board path
ML501's board.h bootrom default now boot from SPI
julius 4870d 10h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
449 ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.

Replace use of "clean-all" with "distclean" as make rule to clean things.
julius 4897d 00h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
425 ORPSoC update:

GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.

Documentation updated.

Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.

Updated Or1200 tests to report test success value and then
exit with value 0.
julius 4923d 19h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4932d 04h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 4935d 18h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
71 ORPSoC board builds, adding readmes julius 5190d 10h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5194d 16h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5197d 10h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim/bin/Makefile

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.