Rev |
Log message |
Author |
Age |
Path |
439 |
ORPSoC update
Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST
Multiply/divide tests for to run on target.
Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.
Added ability to use ram_wb as internal memory on ML501 design.
Fixed ethernet MAC tests for ML501. |
julius |
4915d 01h |
/openrisc/trunk/orpsocv2/rtl/ |
435 |
ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality. |
julius |
4921d 16h |
/openrisc/trunk/orpsocv2/rtl/ |
426 |
ORPSoC update
Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.
ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued... |
julius |
4934d 15h |
/openrisc/trunk/orpsocv2/rtl/ |
415 |
ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash. |
julius |
4943d 01h |
/openrisc/trunk/orpsocv2/rtl/ |
412 |
ORPSoC update - Rearranged Xilinx ML501, simulations working again. |
julius |
4946d 15h |
/openrisc/trunk/orpsocv2/rtl/ |
411 |
Improved ethmac testbench and software.
Renamed some OR1200 library functions to be more generic.
Fixed bug with versatile_mem_ctrl for Actel board.
Added ability to simulate gatelevel modules alongside RTL modules
in board build. |
julius |
4947d 03h |
/openrisc/trunk/orpsocv2/rtl/ |
409 |
ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation. |
julius |
4948d 03h |
/openrisc/trunk/orpsocv2/rtl/ |
408 |
ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. |
julius |
4948d 15h |
/openrisc/trunk/orpsocv2/rtl/ |
403 |
ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. |
julius |
4949d 20h |
/openrisc/trunk/orpsocv2/rtl/ |
397 |
ORPSoCv2:
doc/ path added, with Texinfo documentation. Still a work in progress.
VPI files updated.
OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.
Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build. |
julius |
4952d 02h |
/openrisc/trunk/orpsocv2/rtl/ |
392 |
ORPSoCv2 software path reorganisation stage 1. |
julius |
4955d 17h |
/openrisc/trunk/orpsocv2/rtl/ |
391 |
Removing modules no longer needed in ORPSoCv2 |
julius |
4956d 18h |
/openrisc/trunk/orpsocv2/rtl/ |
373 |
ORPSoCv2 software update for compatibility with OR toolchain 1.0 |
julius |
4988d 01h |
/openrisc/trunk/orpsocv2/rtl/ |
364 |
OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.
OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)
OR1200 spec updated to version 0.9, various updates.
OR1200 in ORPSoC and main OR1200 in sync, only difference is defines. |
julius |
4999d 22h |
/openrisc/trunk/orpsocv2/rtl/ |
363 |
ORPSoC's RTL code fixed to pass linting by Verilator.
ORPSoC's debug interface disabled for now in both RTL and System C top level.
Profiled building of cycle-accurate model now done correctly. |
julius |
5000d 08h |
/openrisc/trunk/orpsocv2/rtl/ |
362 |
ORPSoCv2 verilator building working again. Board build fixes to follow |
julius |
5001d 17h |
/openrisc/trunk/orpsocv2/rtl/ |
361 |
OPRSoCv2 - adding things left out in last check-in |
julius |
5001d 22h |
/openrisc/trunk/orpsocv2/rtl/ |
360 |
First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken |
julius |
5001d 22h |
/openrisc/trunk/orpsocv2/rtl/ |
358 |
OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.
Updated OR1200 in ORPSoCv2 and OR1200 project. |
julius |
5002d 07h |
/openrisc/trunk/orpsocv2/rtl/ |
356 |
Added new simple MAC test to ORPSoC test suite:
* orpsocv2/sw/or1200asm/or1200asm-mac.S: Added
Fixed MAC pipeline issue in OR1200
* or1200/rtl/verilog/or1200_mult_mac.v: Made mac_op valid only once per insn.
* orpsocv2/rtl/verilog/components/or1200/or1200_mult_mac.v: ""
* orpsocv2/sw/dhry/dhry.c: Changed final output to be same as ORPmon version
* orpsocv2/sim/bin/Makefile: Added new MAC test to default tests |
julius |
5002d 16h |
/openrisc/trunk/orpsocv2/rtl/ |