OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [board/] [include/] [board.h] - Rev 485

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4855d 02h /openrisc/trunk/orpsocv2/sw/board/include/board.h
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 4949d 16h /openrisc/trunk/orpsocv2/sw/board/include/board.h
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 4954d 21h /openrisc/trunk/orpsocv2/sw/board/include/board.h
373 ORPSoCv2 software update for compatibility with OR toolchain 1.0 julius 4987d 20h /board.h
361 OPRSoCv2 - adding things left out in last check-in julius 5001d 17h /board.h
354 Fixed ORPSoCv2 Dhrystone test, rewrote timer interrut

* sw/support/crt0.S: Tick timer interrupt to increment variable
now in place instead of calling customisable
interrupt vector handler

Changed all system frequencies in design to 50MHz.
julius 5003d 18h /board.h
349 ORPSoCv2 update with new software and makefile update julius 5004d 22h /board.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.