OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [tests/] [ethmac/] [sim/] [ethmac-rxtx.c] - Rev 411

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
411 Improved ethmac testbench and software.

Renamed some OR1200 library functions to be more generic.

Fixed bug with versatile_mem_ctrl for Actel board.

Added ability to simulate gatelevel modules alongside RTL modules
in board build.
julius 4943d 13h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/ethmac-rxtx.c
409 ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation.
julius 4944d 13h /openrisc/trunk/orpsocv2/sw/tests/ethmac/sim/ethmac-rxtx.c
395 ORPSoCv2 moving ethernet tests to correct place julius 4951d 11h /openrisc/trunk/orpsocv2/sw/tests/eth/sim/eth-rxtx.c
349 ORPSoCv2 update with new software and makefile update julius 5001d 12h /eth-rxtx.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.