OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [VER_5_3/] - Rev 1774

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5538d 05h /or1k/tags/VER_5_3/
1182 This commit was manufactured by cvs2svn to create tag 'VER_5_3'. 7573d 05h /tags/VER_5_3/
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7573d 05h /trunk/
1179 BIST interface added for Artisan memory instances. simons 7576d 14h /trunk/
1178 avoid another immu exception that should not happen phoenix 7606d 02h /trunk/
1177 more informative output phoenix 7607d 08h /trunk/
1176 Added comments. damonb 7608d 00h /trunk/
1174 fix for immu exceptions that never should have happened phoenix 7609d 04h /trunk/
1170 Added support for l.addc instruction. csanchez 7617d 08h /trunk/
1169 Added support for l.addc instruction. csanchez 7617d 08h /trunk/
1168 Added explicit alignment expressions. csanchez 7622d 18h /trunk/
1167 Corrected offset of TSS field within task_struct. csanchez 7622d 18h /trunk/
1166 Fixed problem with relocations of non-allocated sections. csanchez 7622d 18h /trunk/
1165 timeout bug fixed; contribution by Carlos markom 7639d 12h /trunk/
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7643d 01h /trunk/
1160 added missing .rodata.* section into rom linker script phoenix 7674d 01h /trunk/
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7686d 03h /trunk/
1158 Added simple uart test case. lampret 7687d 05h /trunk/
1157 Added syscall test case. lampret 7687d 05h /trunk/
1156 Tick timer test case added. lampret 7688d 01h /trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.