OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_40/] [or1ksim/] [cache/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5549d 12h /or1k/tags/nog_patch_40/or1ksim/cache/
1405 This commit was manufactured by cvs2svn to create tag 'nog_patch_40'. 6989d 19h /or1k/tags/nog_patch_40/or1ksim/cache/
1404 Move the function of ic_clock() to mtspr() and remove it nogj 6989d 19h /or1k/tags/nog_patch_40/or1ksim/cache/
1402 Do what dc_clock() did in mtspr() and remove it nogj 6989d 19h /or1k/tags/nog_patch_40/or1ksim/cache/
1386 Rework exception handling nogj 6995d 22h /or1k/tags/nog_patch_40/or1ksim/cache/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7004d 22h /or1k/tags/nog_patch_40/or1ksim/cache/
1376 aclocal && autoconf && automake phoenix 7023d 23h /or1k/tags/nog_patch_40/or1ksim/cache/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7030d 14h /or1k/tags/nog_patch_40/or1ksim/cache/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7039d 17h /or1k/tags/nog_patch_40/or1ksim/cache/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7052d 21h /or1k/tags/nog_patch_40/or1ksim/cache/
1308 Gyorgy Jeney: extensive cleanup phoenix 7244d 11h /or1k/tags/nog_patch_40/or1ksim/cache/
1249 Downgrading back to automake-1.4 lampret 7409d 11h /or1k/tags/nog_patch_40/or1ksim/cache/
1117 Ignore generated files for CVS purposes sfurman 7752d 11h /or1k/tags/nog_patch_40/or1ksim/cache/
1099 cvs bug fixed markom 7838d 23h /or1k/tags/nog_patch_40/or1ksim/cache/
1085 Bug fixed. simons 7851d 13h /or1k/tags/nog_patch_40/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7941d 02h /or1k/tags/nog_patch_40/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7942d 17h /or1k/tags/nog_patch_40/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 7948d 13h /or1k/tags/nog_patch_40/or1ksim/cache/
884 code cleaning - a lot of global variables moved to runtime struct markom 7985d 00h /or1k/tags/nog_patch_40/or1ksim/cache/
876 Beta release of ATA simulation rherveille 7992d 12h /or1k/tags/nog_patch_40/or1ksim/cache/
638 TLBTR CI bit is now working properly. simons 8143d 13h /or1k/tags/nog_patch_40/or1ksim/cache/
631 Real cache access is simulated now. simons 8146d 12h /or1k/tags/nog_patch_40/or1ksim/cache/
626 store buffer added markom 8147d 01h /or1k/tags/nog_patch_40/or1ksim/cache/
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8167d 21h /or1k/tags/nog_patch_40/or1ksim/cache/
517 some performance optimizations markom 8171d 21h /or1k/tags/nog_patch_40/or1ksim/cache/
500 Added .cvsignore files for annoying generated files erez 8174d 00h /or1k/tags/nog_patch_40/or1ksim/cache/
429 cache configuration added markom 8195d 20h /or1k/tags/nog_patch_40/or1ksim/cache/
428 cache configuration added markom 8195d 20h /or1k/tags/nog_patch_40/or1ksim/cache/
261 modified memory accesses; added cfg script; added pic test basic entry of vga; some extensions to mc markom 8235d 00h /or1k/tags/nog_patch_40/or1ksim/cache/
247 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 8239d 06h /or1k/tags/nog_patch_40/or1ksim/cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.