OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_15/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5530d 21h /or1k/tags/rel_15/
1201 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7502d 12h /tags/rel_15/
1200 mbist signals updated according to newest convention markom 7502d 12h /trunk/
1199 Daniel Wiklund: Removed multiple entries of debug/Makefile in configure danwi 7506d 13h /trunk/
1198 make it compile on RH 8,9 phoenix 7532d 04h /trunk/
1197 disabled ram-init of ps2 (old) +
changed MAC type into DOS type, so that Xilinx ISE can work with it
dries 7537d 08h /trunk/
1196 removed second debug/Makefile (credits: Daniel Wiklund - danwi@isy.liu.se) dries 7537d 10h /trunk/
1195 made the project file a little bit more universal dries 7537d 11h /trunk/
1194 correct all the syntax errors dries 7537d 11h /trunk/
1193 disabled SRAM_GENERIC and added comment +
corrected 'wb_err' into 'wb_err_o'
dries 7537d 11h /trunk/
1192 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7537d 13h /trunk/
1191 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7537d 13h /trunk/
1188 Added support for rams with byte write access. simons 7553d 12h /trunk/
1186 Added support for rams with byte write access. simons 7554d 11h /trunk/
1184 Scan signals mess fixed. simons 7561d 03h /trunk/
1183 OpenRISC port of gdb-5.3 straightforwardly derived from gdb-5.0 sfurman 7565d 19h /trunk/
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7565d 21h /trunk/
1179 BIST interface added for Artisan memory instances. simons 7569d 07h /trunk/
1178 avoid another immu exception that should not happen phoenix 7598d 18h /trunk/
1177 more informative output phoenix 7600d 01h /trunk/
1176 Added comments. damonb 7600d 16h /trunk/
1174 fix for immu exceptions that never should have happened phoenix 7601d 20h /trunk/
1170 Added support for l.addc instruction. csanchez 7610d 00h /trunk/
1169 Added support for l.addc instruction. csanchez 7610d 01h /trunk/
1168 Added explicit alignment expressions. csanchez 7615d 11h /trunk/
1167 Corrected offset of TSS field within task_struct. csanchez 7615d 11h /trunk/
1166 Fixed problem with relocations of non-allocated sections. csanchez 7615d 11h /trunk/
1165 timeout bug fixed; contribution by Carlos markom 7632d 04h /trunk/
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7635d 17h /trunk/
1160 added missing .rodata.* section into rom linker script phoenix 7666d 17h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.