OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_5/] [or1200/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5534d 00h /or1k/tags/rel_5/or1200/
1056 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7901d 19h /or1k/tags/rel_5/or1200/
1055 Removed obsolete comment. lampret 7901d 19h /or1k/tags/rel_5/or1200/
1054 Fixed a combinational loop. lampret 7901d 19h /or1k/tags/rel_5/or1200/
1053 Disabled cache inhibit atttribute. lampret 7901d 19h /or1k/tags/rel_5/or1200/
1040 Updated the script. lampret 7909d 01h /or1k/tags/rel_5/or1200/
1039 Added linter directory. lampret 7909d 01h /or1k/tags/rel_5/or1200/
1038 Fixed a typo, reported by Taylor Su. lampret 7909d 03h /or1k/tags/rel_5/or1200/
1037 First import of the new synopsys DC scripts. lampret 7909d 04h /or1k/tags/rel_5/or1200/
1036 Removed old synthesis scripts. lampret 7909d 04h /or1k/tags/rel_5/or1200/
1035 Added optional l.div/l.divu insns. By default they are disabled. lampret 7909d 17h /or1k/tags/rel_5/or1200/
1033 If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY]. lampret 7910d 03h /or1k/tags/rel_5/or1200/
1032 Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS. lampret 7910d 17h /or1k/tags/rel_5/or1200/
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 7913d 22h /or1k/tags/rel_5/or1200/
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7914d 00h /or1k/tags/rel_5/or1200/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7920d 21h /or1k/tags/rel_5/or1200/
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 7926d 20h /or1k/tags/rel_5/or1200/
993 Fixed IMMU bug. lampret 7926d 20h /or1k/tags/rel_5/or1200/
984 Disable SB until it is tested lampret 7930d 01h /or1k/tags/rel_5/or1200/
977 Added store buffer. lampret 7930d 03h /or1k/tags/rel_5/or1200/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.