OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [orp/] - Rev 1094

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1094 sys/time.h might not be available for or1k target lampret 7857d 17h /or1k/trunk/orp/
1093 New UART rx/tx fiel settings (due to or1ksim upgrade) lampret 7857d 18h /or1k/trunk/orp/
1092 Changed from or32-rtems toolchain to or32-uclinux. lampret 7857d 18h /or1k/trunk/orp/
1091 Added mmu test. lampret 7857d 18h /or1k/trunk/orp/
1090 Removed ic_invalidate lampret 7857d 18h /or1k/trunk/orp/
1089 Added dhrystone 2.1 benchmark lampret 7857d 18h /or1k/trunk/orp/
1088 Changed from or32-rtems toolchain to or32-uclinux. lampret 7857d 18h /or1k/trunk/orp/
1087 Changed or32-rtems to or32-uclinux. lampret 7857d 18h /or1k/trunk/orp/
1057 Different memory controller. simons 7927d 23h /or1k/trunk/orp/
1052 Delayed wb_err_o. Disabled wb_ack_o when wb_err_o is asserted. lampret 7928d 17h /or1k/trunk/orp/
991 Different memory controller. simons 7954d 02h /or1k/trunk/orp/
990 Test is now complete. simons 7954d 03h /or1k/trunk/orp/
985 DTLB translation doesn't work on or1ksim when IC/DC enabled. lampret 7956d 21h /or1k/trunk/orp/
983 First checkin lampret 7957d 00h /or1k/trunk/orp/
982 Moved to sim/bin lampret 7957d 00h /or1k/trunk/orp/
981 First checkin. lampret 7957d 00h /or1k/trunk/orp/
980 Removed sim.tcl that shouldn't be here. lampret 7957d 00h /or1k/trunk/orp/
979 Removed old test case binaries. lampret 7957d 00h /or1k/trunk/orp/
978 Added variable delay for SRAM. lampret 7957d 00h /or1k/trunk/orp/
976 Added store buffer lampret 7957d 00h /or1k/trunk/orp/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.