OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1212

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1212 This commit was manufactured by cvs2svn to create tag 'rel_16'. 7458d 09h /
1211 New wb_biu for iwb interface. lampret 7458d 09h /
1210 No functional change. lampret 7458d 10h /
1209 Fixed instantiation name. lampret 7458d 10h /
1208 Added useless signal genpc_stop_refetch. lampret 7458d 10h /
1207 Static exception prefix. lampret 7458d 10h /
1206 Static exception prefix. lampret 7458d 10h /
1205 fix for gdb_debug config phoenix 7464d 19h /
1204 added additional field into executed log wich besides EA also prints PA (physical address) phoenix 7482d 06h /
1203 value stored in ITLB and DTLB match registers was wrong. fixed. phoenix 7482d 06h /
1202 at exception print insn number to ease debugging phoenix 7482d 06h /
1201 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7507d 02h /
1200 mbist signals updated according to newest convention markom 7507d 02h /
1199 Daniel Wiklund: Removed multiple entries of debug/Makefile in configure danwi 7511d 02h /
1198 make it compile on RH 8,9 phoenix 7536d 17h /
1197 disabled ram-init of ps2 (old) +
changed MAC type into DOS type, so that Xilinx ISE can work with it
dries 7541d 22h /
1196 removed second debug/Makefile (credits: Daniel Wiklund - danwi@isy.liu.se) dries 7541d 23h /
1195 made the project file a little bit more universal dries 7542d 00h /
1194 correct all the syntax errors dries 7542d 01h /
1193 disabled SRAM_GENERIC and added comment +
corrected 'wb_err' into 'wb_err_o'
dries 7542d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.