OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 636

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
636 Fixed combinational loops. lampret 8142d 02h /
635 Fixed Makefile bug. ivang 8142d 04h /
634 configure.in : fixed to build start/Makefile
start.S : l.jalr r9 -> l.jr r9

Added missing files.
ivang 8143d 05h /
633 Bug fix in command line parser. ivang 8143d 06h /
632 profiler and mprofiler merged into sim. ivang 8144d 01h /
631 Real cache access is simulated now. simons 8145d 00h /
630 some bug fixes in store buffer analysis markom 8145d 09h /
629 typo fixed markom 8145d 12h /
628 This commit was manufactured by cvs2svn to create tag 'pre-GNU-merge'. 8145d 13h /
627 or32 restored markom 8145d 13h /
626 store buffer added markom 8145d 13h /
625 Bus error bug fixed. Cache routines added. simons 8146d 05h /
624 Added logging of writes/read to/from SPR registers. ivang 8146d 05h /
623 update based on recent changes; arithmetic instructions does not modify carry yet markom 8146d 07h /
622 Cache test works on hardware. simons 8146d 11h /
621 Cache test works on hardware. simons 8146d 12h /
620 use ARITH_SET_FLAG to turn off set flag by arith. instructions markom 8146d 12h /
619 all test pass, after newest changes markom 8146d 12h /
618 Fixed display of new 'void' nop insns. lampret 8146d 21h /
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8146d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.