OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] - Rev 70

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
70 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7871d 17h /
69 Changed BIST signal names etc.. mihad 7871d 17h /
68 Changed wrong signal name scanb_sen into scanb_en. tadejm 7875d 02h /
67 Changed BIST signals for RAMs. tadejm 7875d 07h /
66 Changed empty status generation in pciw_fifo_control.v mihad 7878d 18h /
65 Cleaned up non-blocking assignments in combinatinal logic statements mihad 7881d 16h /
64 The testcase I just added in previous revision repaired mihad 7881d 18h /
63 Added additional testcase and changed rst name in BIST to trst mihad 7881d 20h /
62 Added BIST signals for RAMs. mihad 7884d 13h /
61 This commit was manufactured by cvs2svn to create tag 'rel_1'. 7892d 13h /
60 Added support for Virtual Silicon two port RAM. Didn't run regression on it yet! mihad 7892d 13h /
59 Added meta flop module for easier meta stable FF identification during synthesis mihad 7892d 14h /
58 Removed all logic from asynchronous reset network mihad 7897d 14h /
57 Added completion expiration test for WB Slave unit. Changed expiration signalling mihad 7897d 20h /
56 Number of state bits define was removed mihad 7898d 11h /
55 Changed state machine encoding to true one-hot mihad 7898d 12h /
54 Changed Tsetup and Thold for WISHBONE models, due to difficulties encountered during gate level sim mihad 7931d 13h /
53 Updated for synthesis purposes. Gate level simulation was failing in some configurations mihad 7931d 17h /
52 Oops, never before noticed that OC header is missing mihad 7931d 21h /
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 7931d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.