OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 44

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4475d 08h /
43 Test bench automation to handle differ write/read burst sequence is supported now dinesha 4475d 10h /
42 Bug fix in read access is fixed dinesha 4475d 10h /
41 Updated Spec ver 0.1 is added back to svn dinesha 4475d 12h /
40 Application layer Fifo full conditional are register now to synth timing fixes dinesha 4476d 04h /
39 Test Bench upgradation with bigger data burst size dinesha 4476d 05h /
38 Port Name clean up dinesha 4477d 10h /
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4477d 11h /
36 Clean up dinesha 4478d 02h /
35 Updated the New Documents - ver 0.1 dinesha 4478d 04h /
34 Removed the older version dinesha 4478d 04h /
33 clean up dinesha 4478d 04h /
32 Debug is enable through +define dinesha 4480d 03h /
31 Integrated SDRAM controller with wishbone interface is added into SVN dinesha 4480d 03h /
30 test bench file for integrated SDRAM controller with wish bone and Standalone SDRAM controller test bench are added into SVN dinesha 4480d 03h /
29 SDRAM top and core related run file list are added into svn dinesha 4480d 04h /
28 SDRAM top and SDRAM Core Golden files are added into SVN dinesha 4480d 04h /
27 Golden log file corresponds the SDRAM core level test case are added into svn dinesha 4481d 02h /
26 invalid log files are removed dinesha 4481d 02h /
25 tb.sv is renamed as tb_top dinesha 4481d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.