OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4025d 07h /
67 time scale removed dinesha 4095d 06h /
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4343d 06h /
65 Updated Log file with CAS latency support 4,5 dinesha 4343d 14h /
64 CAS Latency support added for 4,5 dinesha 4343d 14h /
63 FPGA Bench mark results are added dinesha 4462d 13h /
62 Synthesis constraint for simplify dinesha 4462d 13h /
61 RTL file list are added into SVN dinesha 4462d 14h /
60 warning cleanup dinesha 4462d 14h /
59 Control path request and data are register now for better FPGA timing dinesha 4462d 14h /
58 Read Data is register on RD_FAST=0 case dinesha 4462d 14h /
57 Synthesis constraints are added dinesha 4463d 05h /
56 FPGA Synth optimisation dinesha 4463d 06h /
55 FPGA Synthesis timing optimisation dinesha 4463d 06h /
54 FPGA Timing Optimisation dinesha 4466d 04h /
53 Test bench upgradation dinesha 4467d 04h /
52 Documentation update for request control and transfer control block dinesha 4467d 04h /
51 FPGA relating timing optimisation done dinesha 4467d 05h /
50 Bug fix the request length is fixe dinesha 4469d 08h /
49 clean up dinesha 4470d 07h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.