OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4431d 04h /
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4431d 04h /
67 time scale removed dinesha 4501d 02h /
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4749d 03h /
65 Updated Log file with CAS latency support 4,5 dinesha 4749d 11h /
64 CAS Latency support added for 4,5 dinesha 4749d 11h /
63 FPGA Bench mark results are added dinesha 4868d 10h /
62 Synthesis constraint for simplify dinesha 4868d 10h /
61 RTL file list are added into SVN dinesha 4868d 11h /
60 warning cleanup dinesha 4868d 11h /
59 Control path request and data are register now for better FPGA timing dinesha 4868d 11h /
58 Read Data is register on RD_FAST=0 case dinesha 4868d 11h /
57 Synthesis constraints are added dinesha 4869d 02h /
56 FPGA Synth optimisation dinesha 4869d 03h /
55 FPGA Synthesis timing optimisation dinesha 4869d 03h /
54 FPGA Timing Optimisation dinesha 4872d 01h /
53 Test bench upgradation dinesha 4873d 01h /
52 Documentation update for request control and transfer control block dinesha 4873d 01h /
51 FPGA relating timing optimisation done dinesha 4873d 01h /
50 Bug fix the request length is fixe dinesha 4875d 05h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.