OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4024d 20h /sdr_ctrl/trunk/
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4024d 20h /sdr_ctrl/trunk/
67 time scale removed dinesha 4094d 18h /sdr_ctrl/trunk/
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4342d 19h /sdr_ctrl/trunk/
65 Updated Log file with CAS latency support 4,5 dinesha 4343d 03h /sdr_ctrl/trunk/
64 CAS Latency support added for 4,5 dinesha 4343d 03h /sdr_ctrl/trunk/
63 FPGA Bench mark results are added dinesha 4462d 02h /sdr_ctrl/trunk/
62 Synthesis constraint for simplify dinesha 4462d 02h /sdr_ctrl/trunk/
61 RTL file list are added into SVN dinesha 4462d 03h /sdr_ctrl/trunk/
60 warning cleanup dinesha 4462d 03h /sdr_ctrl/trunk/
59 Control path request and data are register now for better FPGA timing dinesha 4462d 03h /sdr_ctrl/trunk/
58 Read Data is register on RD_FAST=0 case dinesha 4462d 03h /sdr_ctrl/trunk/
57 Synthesis constraints are added dinesha 4462d 17h /sdr_ctrl/trunk/
56 FPGA Synth optimisation dinesha 4462d 18h /sdr_ctrl/trunk/
55 FPGA Synthesis timing optimisation dinesha 4462d 19h /sdr_ctrl/trunk/
54 FPGA Timing Optimisation dinesha 4465d 16h /sdr_ctrl/trunk/
53 Test bench upgradation dinesha 4466d 17h /sdr_ctrl/trunk/
52 Documentation update for request control and transfer control block dinesha 4466d 17h /sdr_ctrl/trunk/
51 FPGA relating timing optimisation done dinesha 4466d 17h /sdr_ctrl/trunk/
50 Bug fix the request length is fixe dinesha 4468d 21h /sdr_ctrl/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.