OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [verif/] [log] - Rev 73

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 sdram bug in FPGA mode + 8/16 bit address map fix dinesha 1136d 05h /sdr_ctrl/trunk/verif/log
65 Updated Log file with CAS latency support 4,5 dinesha 4499d 14h /sdr_ctrl/trunk/verif/log
56 FPGA Synth optimisation dinesha 4619d 06h /sdr_ctrl/trunk/verif/log
53 Test bench upgradation dinesha 4623d 04h /sdr_ctrl/trunk/verif/log
49 clean up dinesha 4626d 07h /sdr_ctrl/trunk/verif/log
48 top-level cleanup dinesha 4626d 07h /sdr_ctrl/trunk/verif/log
46 test bench upgrade + rtl cleanup dinesha 4628d 08h /sdr_ctrl/trunk/verif/log
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4628d 12h /sdr_ctrl/trunk/verif/log
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4630d 10h /sdr_ctrl/trunk/verif/log
43 Test bench automation to handle differ write/read burst sequence is supported now dinesha 4630d 12h /sdr_ctrl/trunk/verif/log
39 Test Bench upgradation with bigger data burst size dinesha 4631d 07h /sdr_ctrl/trunk/verif/log
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4632d 14h /sdr_ctrl/trunk/verif/log
28 SDRAM top and SDRAM Core Golden files are added into SVN dinesha 4635d 06h /sdr_ctrl/trunk/verif/log
27 Golden log file corresponds the SDRAM core level test case are added into svn dinesha 4636d 04h /sdr_ctrl/trunk/verif/log
26 invalid log files are removed dinesha 4636d 04h /sdr_ctrl/trunk/verif/log
21 Clean up dinesha 4637d 10h /sdr_ctrl/trunk/verif/log
20 8 Bit SDARM support is added dinesha 4639d 04h /sdr_ctrl/trunk/verif/log
6 Golden Log files are added into SVN dinesha 4646d 06h /sdr_ctrl/trunk/verif/log
2 dinesha 4656d 06h /sdr_ctrl/trunk/verif/log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.