OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [verif] - Rev 25

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
25 tb.sv is renamed as tb_top dinesha 4482d 05h /sdr_ctrl/trunk/verif
24 Clean Up dinesha 4482d 05h /sdr_ctrl/trunk/verif
22 Pad sdram clock added dinesha 4483d 11h /sdr_ctrl/trunk/verif
21 Clean up dinesha 4483d 11h /sdr_ctrl/trunk/verif
20 8 Bit SDARM support is added dinesha 4485d 05h /sdr_ctrl/trunk/verif
19 8 Bit SDRAM Support added dinesha 4485d 06h /sdr_ctrl/trunk/verif
18 8 Bit SDRAM Support is added dinesha 4485d 06h /sdr_ctrl/trunk/verif
17 micron 8 bit memory models are added into svn dinesha 4485d 06h /sdr_ctrl/trunk/verif
14 Unnecessary device config are removed dinesha 4488d 07h /sdr_ctrl/trunk/verif
12 Column Bits are made programmable dinesha 4488d 07h /sdr_ctrl/trunk/verif
10 Waveform files are added into SVN dinesha 4491d 08h /sdr_ctrl/trunk/verif
8 test bench files are added into SVN dinesha 4492d 07h /sdr_ctrl/trunk/verif
7 SDRAM Memory Models are added into SVN dinesha 4492d 08h /sdr_ctrl/trunk/verif
6 Golden Log files are added into SVN dinesha 4492d 08h /sdr_ctrl/trunk/verif
5 Run files are updated into SVN dinesha 4492d 08h /sdr_ctrl/trunk/verif
2 dinesha 4502d 07h /sdr_ctrl/trunk/verif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.