OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 27

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 Golden log file corresponds the SDRAM core level test case are added into svn dinesha 4482d 21h /
26 invalid log files are removed dinesha 4482d 21h /
25 tb.sv is renamed as tb_top dinesha 4482d 22h /
24 Clean Up dinesha 4482d 22h /
23 Pad sdram clock added and read path register w.r.t pad sdram clock dinesha 4484d 03h /
22 Pad sdram clock added dinesha 4484d 03h /
21 Clean up dinesha 4484d 03h /
20 8 Bit SDARM support is added dinesha 4485d 22h /
19 8 Bit SDRAM Support added dinesha 4485d 22h /
18 8 Bit SDRAM Support is added dinesha 4485d 22h /
17 micron 8 bit memory models are added into svn dinesha 4485d 22h /
16 8 Bit SDRAM Support is added dinesha 4485d 22h /
15 Port cleanup dinesha 4488d 23h /
14 Unnecessary device config are removed dinesha 4488d 23h /
13 column bit are made progrmmable dinesha 4488d 23h /
12 Column Bits are made programmable dinesha 4488d 23h /
11 SDRAM Specification document added into SVN dinesha 4492d 00h /
10 Waveform files are added into SVN dinesha 4492d 00h /
9 SDR Bus width parameter passing issue across the models are fixed dinesha 4493d 00h /
8 test bench files are added into SVN dinesha 4493d 00h /
7 SDRAM Memory Models are added into SVN dinesha 4493d 00h /
6 Golden Log files are added into SVN dinesha 4493d 00h /
5 Run files are updated into SVN dinesha 4493d 00h /
4 Sdram controller RTL bug fixes done for 16bit SDR Mode dinesha 4493d 21h /
3 SDRAM controller core files are checked in dinesha 4500d 07h /
2 dinesha 4502d 23h /
1 The project and the structure was created root 4506d 23h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.