OpenCores
URL https://opencores.org/ocsvn/spi/spi/trunk

Subversion Repositories spi

[/] - Rev 27

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 New directory structure. root 5531d 18h /
26 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7352d 10h /
25 CTRL register bit fields changed, VATS testing support added. simons 7352d 10h /
24 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7603d 12h /
23 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7603d 12h /
22 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7603d 12h /
21 Byte selects changed. simons 7603d 12h /
20 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7604d 16h /
19 Errors fixed. simons 7604d 16h /
18 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7607d 13h /
17 Define mess fixed. simons 7607d 13h /
16 This commit was manufactured by cvs2svn to create tag 'rel_4'. 7607d 17h /
15 Defines set in order. simons 7607d 17h /
14 This commit was manufactured by cvs2svn to create tag 'rel_3'. 7608d 10h /
13 8-bit WB access enabled. simons 7608d 10h /
12 Error fixed. simons 7628d 17h /
11 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7646d 17h /
10 Slave select signal generation bug fixed, default case added when reading registers, to avoid latches. simons 7646d 17h /
9 Support for 128 bits character length added. Zero value divider bug fixed. simons 7687d 10h /
8 Automatic slave select signal generation added. simons 7707d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.