OpenCores
URL https://opencores.org/ocsvn/storm_core/storm_core/trunk

Subversion Repositories storm_core

[/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 - update of data sheet -> note for system memory map layout and d-cache configuration zero_gravity 4494d 17h /
19 - simulation test bench added
- example for compatible wishbone fabric/SoC added
- block transfers from user bank updated
zero_gravity 4494d 20h /
18 makefile update to ensure no thumb code is generated zero_gravity 4500d 01h /
17 small synthesis-friendly update of memory components zero_gravity 4502d 19h /
16 WB_TGC(5) signal fixed (indicating instruction/data fetch),
coprocessor read-access bug fixed
zero_gravity 4502d 20h /
15 new core version! pipelined wishbone interface, I/D-cache, internal processor timer/lfsr, block transfer instructions, system mode, ... ;) zero_gravity 4503d 01h /
14 - corrected stupid error in access arbiter
- updated minor issues
zero_gravity 4640d 21h /
13 - corrected endianess converter for memory access
- corrected error in temporal dependence detector
zero_gravity 4641d 17h /
12 - corrected error in memory write back interface
- corrected immediate/register offset for byte/halfword memory access
zero_gravity 4641d 22h /
11 zero_gravity 4645d 03h /
10 New CORE version, ncluding complete system setup with inbuilt memory and wishbone interface.
Ready to execute assembled ARM ASM code, arm-elf-assembler included.
zero_gravity 4645d 03h /
9 documentation updated zero_gravity 4735d 01h /
8 documentation uploaded ;) zero_gravity 4736d 19h /
7 - new register file architecture
- fixed multi-cycle op bug
- architecture update
zero_gravity 4740d 17h /
6 new core version - now with arm compatible memory interface zero_gravity 4746d 18h /
5 memory interface updated zero_gravity 4797d 16h /
4 new instruction cycle controller - interrupt call bug seems to be fixed zero_gravity 4799d 18h /
3 zero_gravity 4801d 01h /
2 zero_gravity 4813d 02h /
1 The project and the structure was created root 4816d 09h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.