OpenCores
URL https://opencores.org/ocsvn/t80/t80/trunk

Subversion Repositories t80

[/] - Rev 49

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Added old uploaded documents to new repository. root 5539d 10h /
48 Added old uploaded documents to new repository. root 5539d 16h /
47 New directory structure. root 5539d 16h /
46 Made some bugfixes andreas 6827d 09h /
45 Fixed loopback break generation jesus 7828d 11h /
44 Added some missing features and fixed baud rate generator jesus 7829d 01h /
43 *** empty log message *** jesus 7837d 12h /
42 Fixed bus req/ack cycle jesus 7837d 12h /
41 Removed UNISIM library jesus 7837d 12h /
40 Cleanup jesus 7837d 12h /
39 Added -n option and component declaration jesus 7865d 10h /
38 Added Leonardo .ucf generation jesus 7865d 10h /
37 Changed to single register file jesus 7865d 13h /
36 Added component declaration jesus 7865d 13h /
35 Release 0242 jesus 7872d 01h /
34 Updated for ISE 5.1 jesus 7872d 06h /
33 Fixed typo jesus 7881d 22h /
32 Fixed for ISE 5.1 jesus 7881d 22h /
31 Fixed generic name error jesus 7885d 00h /
30 Changed to xilinx specific RAM jesus 7890d 23h /
29 Fixed (IX/IY+d) timing and added all GB op-codes jesus 7890d 23h /
28 Adapted for zxgate jesus 7892d 00h /
27 Xilinx SSRAM, initial release jesus 7892d 00h /
26 Fixed instruction timing for POP and DJNZ jesus 7905d 15h /
25 IX/IY timing and ADC/SBC fix jesus 7907d 01h /
24 no message jesus 7912d 22h /
23 Fixed T2Write jesus 7912d 22h /
22 Added 8080 top level jesus 7912d 22h /
21 no message jesus 7917d 21h /
20 Updated for new T80s generic jesus 7917d 21h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.