OpenCores
URL https://opencores.org/ocsvn/thor/thor/trunk

Subversion Repositories thor

[/] [thor/] - Rev 63

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
63 - fix while loop label robfinch 1832d 05h /thor/
62 - docs for compiler robfinch 1832d 13h /thor/
61 - latest updates (lots of changes) robfinch 1832d 14h /thor/
60 version 7 of core robfinch 1961d 17h /thor/
59 - pretty state names for bus state machine
- stomped on load Fixed issue
- cache tracking errors
robfinch 2043d 03h /thor/
58 - fix branch predictor
- fix instruction expander
- 4k icache option
robfinch 2047d 00h /thor/
57 - three way code added
- fix data cache write hit update
robfinch 2047d 15h /thor/
56 - fix instruction length robfinch 2048d 02h /thor/
55 - compressed instructions
- task for enque
robfinch 2048d 15h /thor/
54 - added macro capability to assembler robfinch 2049d 13h /thor/
53 - cache wr_ack signal
- alu bypassing
- can exception branches
robfinch 2050d 21h /thor/
52 - updated to 10 queue entries robfinch 2051d 19h /thor/
51 - moved more decoding to decoder
- added fpu rtl code
robfinch 2052d 18h /thor/
50 - write buffering
- decoder
robfinch 2053d 19h /thor/
49 - added write buffer
- config header
robfinch 2054d 15h /thor/
48 - added version five of the core robfinch 2057d 15h /thor/
47 - soc file robfinch 2271d 01h /thor/
46 - test bench code system-on-chip robfinch 2271d 01h /thor/
45 - added compiler pre-processor and docs robfinch 2271d 01h /thor/
44 - icache tester robfinch 2271d 08h /thor/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.