OpenCores
URL https://opencores.org/ocsvn/tinycpu/tinycpu/trunk

Subversion Repositories tinycpu

[/] - Rev 41

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
41 Well, finally got ports to work properly without latches. Had to reimplement a specific more complex form of RAM basically. The code is horrid, but testcases pass earlz 4351d 18h /
40 Design doesn't pass synthesis right now. Not for sure why.
Fixed bug with encoding of second opcode byte in assembler
Added testcase for toggle program
earlz 4353d 18h /
39 A lot of work in the assembler. It now supports nearly every opcode implemented and is a lot cleaner
Added a bootrom. There isn't really a point in testbenching this.. I'm not for sure how I would, and it will change so much in these early days that it'll be pointless I think
Everything should be ready to go for a test on actual hardware now!
earlz 4354d 17h /
38 Made it synthesize without latches earlz 4354d 20h /
37 Worked on the assembler more
Added a memory mapped port to memory.vhd. This change causes a lot of latches to be inferred in synthesis however, so this will have to change some
earlz 4356d 18h /
36 Assembler actually has a real opcode now earlz 4356d 19h /
35 Added a little assembler ruby script. Basically, I plan on levaraging the power of Ruby as a DSL to very easily create an assembler, rather than having to parse everything myself. earlz 4357d 04h /
34 Implemented load and store instructions (`mov reg, [reg]` and `mov [reg], reg` respectively) earlz 4357d 18h /
33 Added more test cases for push/pop. More are still needed though
Fixed SP increment/decrementing
Added new opcode `mov reg,reg` so debugging isn't such a pain
earlz 4357d 22h /
32 Finished up changes needed to make memory reading actually work.
Push and Pop now work
earlz 4357d 23h /
31 Removed the infamous TRData latch from ALU. Now synthesizes (sorta) warning free. No latches are used. earlz 4358d 19h /
30 After a long weekend of thinking how to do this.. I've decided instead to not strive for a single-cycle computer.
Now, instead, ALU operations will be 2 cycle along with memory operations, and data movement operations are still 1 cycle
earlz 4358d 19h /
29 Well, added a testcase for testing the ALU bitwise operations and found a very large problem.
I'm pretty sure that the decoder needs to be partially unclocked because it essentially makes the ALU clocked how it is now, which is very bad.
earlz 4362d 02h /
28 Ok now registerfile is correct. Only using rising_edge. Now DataOut is the same as DataIn when WriteEnable is asserted.
Some of my tests had to be changed because I was expecting the DataOut to be updated 1 clock cycle after the instruction rather than on the same clock cycle.
Now it's truly single-cycle and without all the weird regIn stuff on the carryovers
earlz 4362d 20h /
27 Added a few ALU opcodes and came across a weird propogation delay issue with my registerfile.
As a workaround, I'm trying to use falling_edge instead of rising_edge. We shall see if I regret this later
earlz 4363d 02h /
26 Added extra check to make sure fetcher works properly after memory write earlz 4363d 04h /
25 Wait for memory state now works as expected, and opcode `mov [reg], immd` works now earlz 4363d 08h /
24 Good news, mov to IP actually works as expected! earlz 4364d 01h /
23 Added top module for testing how our memory and cpu will work together. (hint: success)
Messing around with a small timing issue in core
earlz 4364d 02h /
22 Added to process sensitivity list to avoid warning and added ELSE for IR so it doesn't generate a latch earlz 4364d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.