OpenCores
URL https://opencores.org/ocsvn/tv80/tv80/trunk

Subversion Repositories tv80

[/] [tv80/] [branches/] [restruc2/] - Rev 84

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
84 New directory structure. root 5548d 10h /tv80/branches/restruc2/
51 More restructuring-related code ghutchis 7093d 20h /branches/restruc2/
50 Basic synthesis script for timing/area comparison ghutchis 7108d 22h /branches/restruc2/
49 New file list for restructured core ghutchis 7108d 22h /branches/restruc2/
48 Created branch for restructuring effort ghutchis 7108d 22h /branches/restruc2/
47 This commit was manufactured by cvs2svn to create branch 'restruc2'. 7108d 22h /branches/restruc2/
46 This commit was manufactured by cvs2svn to create branch 'restruc1'. 7108d 22h /branches/restruc1/
45 Added negedge version of top ghutchis 7108d 22h /trunk/
44 Updated run script for better dump control ghutchis 7109d 01h /trunk/
43 Fixed assembly routines for blk mem copy test ghutchis 7131d 14h /trunk/
42 Added decode of OUT (##),A instruction
Removed dump-by-default and added DUMP_START define
ghutchis 7131d 14h /trunk/
41 Added random-read value port ghutchis 7133d 18h /trunk/
40 Added random-read port and block memory instruction test ghutchis 7133d 18h /trunk/
39 Added checksum port definitions, and test for block-OUT instructions ghutchis 7133d 19h /trunk/
38 Added command-line options for help (-h) and run with instruction decode (-d) ghutchis 7135d 12h /trunk/
37 Added new I/O registers for testing block I/O ghutchis 7135d 12h /trunk/
36 Removed default instruction decode ghutchis 7135d 12h /trunk/
35 Updated IO registers to add checksum and increment-on-read registers
used for testing block I/O instructions.
ghutchis 7135d 23h /trunk/
34 Created test for block I/O instructions ghutchis 7135d 23h /trunk/
33 Added missing IncDec controls to OUTI/OUTD instructions ghutchis 7136d 20h /trunk/
32 Added "bintr" basic interrupt test, which tests Z80 interrupt mode 1. ghutchis 7151d 22h /trunk/
31 1) Added environment support for Z80 op decode in log file.
2) Fixed env support for interrupt generation and clearing
ghutchis 7151d 23h /trunk/
30 Added HTML version of docs ghutchis 7154d 22h /trunk/
29 Added references ghutchis 7154d 22h /trunk/
28 Added code to initialize RAM to all 00 at environment start-up time. ghutchis 7154d 22h /trunk/
27 Modified tvs80 test to run from a ROM image, and work with the
standard environment.
ghutchis 7154d 22h /trunk/
26 Updated docs ghutchis 7154d 23h /trunk/
25 Added XML master document ghutchis 7155d 01h /trunk/
24 tv80s.v ghutchis 7165d 12h /trunk/
23 Completed conversion to one-hot encoding ghutchis 7178d 02h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.