OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [rtl/] - Rev 25

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 Inverted low active outputs when RST is active hasw 5047d 13h /uart16750/trunk/rtl/
20 UART16750: Check only half of the stop bit in the receiver to resume faster to the IDLE state hasw 5541d 14h /uart16750/trunk/rtl/
17 New directory structure. root 5558d 00h /uart16750/trunk/rtl/
15 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5587d 14h /trunk/rtl/
13 UART16750: Added automatic flow control hasw 5601d 17h /trunk/rtl/
11 UART16750: Removed dependency from std_logic_unsigned hasw 5601d 17h /trunk/rtl/
10 UART16750: Removed dependency from std_logic_unsigned hasw 5601d 17h /trunk/rtl/
9 Registered control line outputs hasw 5610d 19h /trunk/rtl/
8 Make memory read in generic FIFO model synchronous for optimized used with XST hasw 5610d 19h /trunk/rtl/
7 Removed async. reset of FIFO memory cells for optimized usage of default FIFO model with XST hasw 5611d 23h /trunk/rtl/
6 THR empty interrupt register connected to RST hasw 5612d 00h /trunk/rtl/
5 Removed old component hasw 5612d 18h /trunk/rtl/
2 Imported sources hasw 5612d 20h /trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.