OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [rtl/] [vhdl/] - Rev 24

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 Inverted low active outputs when RST is active hasw 5038d 16h /uart16750/trunk/rtl/vhdl/
20 UART16750: Check only half of the stop bit in the receiver to resume faster to the IDLE state hasw 5532d 17h /uart16750/trunk/rtl/vhdl/
17 New directory structure. root 5549d 03h /uart16750/trunk/rtl/vhdl/
15 UART16750: Decreased input filter size. De-assert IIR FIFO64 when FIFO is disabled. Fixed typo. Added FIFO 64 tests. hasw 5578d 17h /uart16750/trunk/rtl/vhdl/
13 UART16750: Added automatic flow control hasw 5592d 19h /uart16750/trunk/rtl/vhdl/
11 UART16750: Removed dependency from std_logic_unsigned hasw 5592d 20h /uart16750/trunk/rtl/vhdl/
10 UART16750: Removed dependency from std_logic_unsigned hasw 5592d 20h /uart16750/trunk/rtl/vhdl/
9 Registered control line outputs hasw 5601d 22h /uart16750/trunk/rtl/vhdl/
8 Make memory read in generic FIFO model synchronous for optimized used with XST hasw 5601d 22h /uart16750/trunk/rtl/vhdl/
7 Removed async. reset of FIFO memory cells for optimized usage of default FIFO model with XST hasw 5603d 02h /uart16750/trunk/rtl/vhdl/
6 THR empty interrupt register connected to RST hasw 5603d 03h /uart16750/trunk/rtl/vhdl/
5 Removed old component hasw 5603d 21h /uart16750/trunk/rtl/vhdl/
2 Imported sources hasw 5603d 22h /uart16750/trunk/rtl/vhdl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.