OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 34

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
34 added vl_mux2_andor and vl_mux3_andor unneback 4850d 02h /
33 updated wb3wb3_bridge unneback 4863d 04h /
32 added vl_pll for ALTERA (cycloneIII) unneback 4870d 14h /
31 sync FIFO updated unneback 4890d 10h /
30 updated counter for level1 and level2 function unneback 4890d 10h /
29 updated counter for level1 and level2 function unneback 4890d 10h /
28 added sync simplex FIFO unneback 4891d 11h /
27 added sync simplex FIFO unneback 4891d 11h /
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4891d 13h /
25 added sync FIFO unneback 4892d 02h /
24 added vl_dff_ce_set unneback 4893d 10h /
23 fixed port map error in async fifo 1r1w unneback 4894d 01h /
22 added binary counters unneback 4894d 06h /
21 reg -> wire in and or mux in logic unneback 4895d 02h /
20 naming convention vl_ unneback 4896d 13h /
19 naming convention vl_ unneback 4896d 13h /
18 naming convention vl_ unneback 4896d 13h /
17 unneback 4960d 02h /
16 converting utility for ROM unneback 4960d 14h /
15 added delay line unneback 4966d 10h /
14 reg -> wire for various signals unneback 4966d 15h /
13 cosmetic update unneback 4966d 17h /
12 added wishbone comliant modules unneback 4967d 13h /
11 async fifo simplex unneback 4968d 04h /
10 added dff_ce_clear unneback 4970d 03h /
9 added dff_ce_clear unneback 4970d 03h /
8 added dff_ce_clear unneback 4970d 03h /
7 mem update unneback 4970d 04h /
6 added library files unneback 4983d 04h /
5 memories added unneback 4983d 04h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.