OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 42

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
42 updated mux_andor unneback 4977d 09h /
41 typo in registers.v unneback 4977d 11h /
40 new build environment with custom.v added as a result file unneback 4977d 11h /
39 added simple port prio based wb arbiter unneback 4978d 08h /
38 updated andor mux unneback 4978d 08h /
37 corrected polynom with length 20 unneback 4984d 04h /
36 added generic andor_mux unneback 4985d 13h /
35 added vl_mux2_andor and vl_mux3_andor localparam unneback 4986d 00h /
34 added vl_mux2_andor and vl_mux3_andor unneback 4986d 00h /
33 updated wb3wb3_bridge unneback 4999d 02h /
32 added vl_pll for ALTERA (cycloneIII) unneback 5006d 12h /
31 sync FIFO updated unneback 5026d 07h /
30 updated counter for level1 and level2 function unneback 5026d 08h /
29 updated counter for level1 and level2 function unneback 5026d 08h /
28 added sync simplex FIFO unneback 5027d 09h /
27 added sync simplex FIFO unneback 5027d 09h /
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 5027d 10h /
25 added sync FIFO unneback 5028d 00h /
24 added vl_dff_ce_set unneback 5029d 08h /
23 fixed port map error in async fifo 1r1w unneback 5029d 22h /
22 added binary counters unneback 5030d 03h /
21 reg -> wire in and or mux in logic unneback 5031d 00h /
20 naming convention vl_ unneback 5032d 10h /
19 naming convention vl_ unneback 5032d 10h /
18 naming convention vl_ unneback 5032d 11h /
17 unneback 5096d 00h /
16 converting utility for ROM unneback 5096d 11h /
15 added delay line unneback 5102d 08h /
14 reg -> wire for various signals unneback 5102d 13h /
13 cosmetic update unneback 5102d 14h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.