OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] [versatile_library/] [trunk/] [rtl/] [verilog/] - Rev 35

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
35 added vl_mux2_andor and vl_mux3_andor localparam unneback 4847d 04h /versatile_library/trunk/rtl/verilog
34 added vl_mux2_andor and vl_mux3_andor unneback 4847d 04h /versatile_library/trunk/rtl/verilog
33 updated wb3wb3_bridge unneback 4860d 06h /versatile_library/trunk/rtl/verilog
32 added vl_pll for ALTERA (cycloneIII) unneback 4867d 16h /versatile_library/trunk/rtl/verilog
31 sync FIFO updated unneback 4887d 11h /versatile_library/trunk/rtl/verilog
30 updated counter for level1 and level2 function unneback 4887d 12h /versatile_library/trunk/rtl/verilog
29 updated counter for level1 and level2 function unneback 4887d 12h /versatile_library/trunk/rtl/verilog
28 added sync simplex FIFO unneback 4888d 13h /versatile_library/trunk/rtl/verilog
27 added sync simplex FIFO unneback 4888d 13h /versatile_library/trunk/rtl/verilog
26 typo in sync FIFO, added cnt_lfsr_ce_q cnt_lfsr_ce_clear_q unneback 4888d 14h /versatile_library/trunk/rtl/verilog
25 added sync FIFO unneback 4889d 04h /versatile_library/trunk/rtl/verilog
24 added vl_dff_ce_set unneback 4890d 11h /versatile_library/trunk/rtl/verilog
23 fixed port map error in async fifo 1r1w unneback 4891d 02h /versatile_library/trunk/rtl/verilog
22 added binary counters unneback 4891d 07h /versatile_library/trunk/rtl/verilog
21 reg -> wire in and or mux in logic unneback 4892d 03h /versatile_library/trunk/rtl/verilog
18 naming convention vl_ unneback 4893d 15h /versatile_library/trunk/rtl/verilog
17 unneback 4957d 04h /versatile_library/trunk/rtl/verilog
15 added delay line unneback 4963d 12h /versatile_library/trunk/rtl/verilog
14 reg -> wire for various signals unneback 4963d 17h /versatile_library/trunk/rtl/verilog
13 cosmetic update unneback 4963d 18h /versatile_library/trunk/rtl/verilog
12 added wishbone comliant modules unneback 4964d 14h /versatile_library/trunk/rtl/verilog
11 async fifo simplex unneback 4965d 05h /versatile_library/trunk/rtl/verilog
10 added dff_ce_clear unneback 4967d 04h /versatile_library/trunk/rtl/verilog
8 added dff_ce_clear unneback 4967d 04h /versatile_library/trunk/rtl/verilog
7 mem update unneback 4967d 05h /versatile_library/trunk/rtl/verilog
6 added library files unneback 4980d 05h /versatile_library/trunk/rtl/verilog
5 memories added unneback 4980d 06h /versatile_library/trunk/rtl/verilog
4 added counters unneback 4984d 10h /versatile_library/trunk/rtl/verilog
3 various updates
counter added
unneback 4987d 05h /versatile_library/trunk/rtl/verilog
2 initial check-in unneback 4988d 05h /versatile_library/trunk/rtl/verilog

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.