OpenCores
URL https://opencores.org/ocsvn/vga_lcd/vga_lcd/trunk

Subversion Repositories vga_lcd

[/] [vga_lcd/] [tags/] [rel_19/] - Rev 62

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 New directory structure. root 5546d 23h /vga_lcd/tags/rel_19/
61 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7541d 20h /tags/rel_19/
60 all WB outputs are registered, but just when we dont use cursors markom 7541d 20h /trunk/
59 Removed ctrl register's clut and vide bank switch from the register test. As they get reset automatically. This may result to erroneous errors. rherveille 7574d 02h /trunk/
58 Enabled Fifo Underrun test rherveille 7574d 02h /trunk/
57 1) Rewrote vga_fifo_dc. It now uses gray codes and a more elaborate anti-metastability scheme.
2) Changed top level and pixel generator to reflect changes in the fifo.
3) Changed a bug in vga_fifo.
4) Changed pixel generator and wishbone master to reflect changes.
rherveille 7594d 22h /trunk/
56 Removed 'or negedge arst' from sluint/luint sensitivity list rherveille 7623d 18h /trunk/
55 Initial release. rherveille 7680d 19h /trunk/
54 Added DVI tests rherveille 7680d 19h /trunk/
53 Fixed some Wishbone RevB.3 related bugs.
Changed layout of the core. Blocks are located more logically now.
Started work on a dual clocked/double edge 12bit output. Commonly used by external devices like DVI transmitters.
rherveille 7680d 23h /trunk/
52 Numerous updates and added checks rherveille 7681d 00h /trunk/
51 Forgot to change document revision number rherveille 7728d 18h /trunk/
50 Forgot to change document revision rherveille 7728d 18h /trunk/
49 Added WISHBONE revB.3 signals rherveille 7728d 19h /trunk/
48 WISHBONE revB.3 signals added rherveille 7728d 19h /trunk/
47 Added wb_b3_check
Removed ud_cnt, ro_cnt
rherveille 7729d 16h /trunk/
46 Added WISHBONE revB.3 sanity checks rherveille 7729d 16h /trunk/
45 Changed timing generator; made it smaller and easier. rherveille 7729d 20h /trunk/
44 Changed timing section in VGA core, changed testbench accordingly.
Fixed bug in 'timing check' test.
rherveille 7729d 21h /trunk/
43 Added WISHBONE revB.3 Registered Feedback Cycles support rherveille 7730d 12h /trunk/
41 specs version 1.1 rherveille 8062d 22h /trunk/
40 no message rherveille 8062d 22h /trunk/
39 Changed video timing generator.
Changed wishbone master vertical gate count code.
Fixed a potential bug in the wishbone slave (cursor color register readout).
rherveille 8062d 23h /trunk/
38 Changed testbench to reflect modified VGA timing generator. rherveille 8062d 23h /trunk/
37 Fixed a potential reset bug in the hint & vint generation. rherveille 8078d 03h /trunk/
36 Fixed two small bugs that only showed up when the hardware cursors were disabled rherveille 8086d 04h /trunk/
35 no message rherveille 8086d 08h /trunk/
34 Added hardware cursor support to wishbone master.
Added provision to turn-off 3D cursors.
Fixed some minor bugs.
rherveille 8109d 17h /trunk/
33 Added 64x64pixels 4bpp hardware cursor support. rherveille 8109d 22h /trunk/
32 Fixed dat_o incomplete sensitivity list. rherveille 8117d 03h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.