OpenCores
URL https://opencores.org/ocsvn/wb_lpc/wb_lpc/trunk

Subversion Repositories wb_lpc

[/] [wb_lpc/] [trunk/] [rtl/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 New directory structure. root 4136d 09h /wb_lpc/trunk/rtl/
19 Serirq: incorrect stop frame:
* The stop frame should be two clocks for quiet mode and three for continuous mode.
hharte 4209d 00h /trunk/rtl/
17 Fix bugs:
25-Jul-2008 LPC firmware writes must not insert wait-states.
22-Jul-2008 LPC DMA does not report READY+MORE for multi-byte transfers

Add feature:
23-Jul-2008 propagate Wishbone errors across LPC interface

Improve Testbench:
Ability to test multiple wait-states on LPC Peripheral Wishbone Master interface.
Check wbs_err_o from LPC Host.

Rebuild examples with the fixes above.
hharte 4363d 01h /trunk/rtl/
15 fixed bug: Spec vviolation for multi-byte firmware amcesses:
the multi-byte firmware accesses incorrectly follow the multi-byte DMA algorithm and issue a SYNC sequence between each byte transferred. Instead, multi-byte firmware accesses should issue a single SYNC sequence following the transfer of the multi-byte data phase
hharte 4367d 06h /trunk/rtl/
11 Add Serial IRQ Support hharte 4501d 06h /trunk/rtl/
6 Clean up whitespace. hharte 4506d 14h /trunk/rtl/
5 Fix bug in LPC Host that was causing a 2nd LPC cycle because the wishbone cycle was not completely retired when going back to the idle state.
Also clean up whitespace.
hharte 4506d 14h /trunk/rtl/
4 Adding .cvsignore files to ignore .svn directories. hharte 4508d 17h /trunk/rtl/
3 Initial checkin of source files hharte 4508d 23h /trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2020 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.