OpenCores
URL https://opencores.org/ocsvn/zipcpu/zipcpu/trunk

Subversion Repositories zipcpu

[/] [zipcpu/] - Rev 198

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
198 Added a copyright notice. dgisselq 2742d 07h /zipcpu
197 Added a new multiply testbench. Other changes were necessary to follow. dgisselq 2742d 07h /zipcpu
196 Updated internal documentation. dgisselq 2742d 07h /zipcpu
195 Adds a new mode that can handle a delayed stall signal. dgisselq 2742d 07h /zipcpu
194 Cleaned up some parameters, trying to create more consistency. dgisselq 2742d 07h /zipcpu
193 These changes make it so the ALU multiplies pass a test-bench. dgisselq 2742d 07h /zipcpu
192 Fixed a bug with constant alignment in the assembler. dgisselq 2742d 07h /zipcpu
191 Updated toolchain, more information on the example debugger. dgisselq 2757d 10h /zipcpu
190 Added the copyright statement back in. dgisselq 2759d 02h /zipcpu
189 Final, as delivered, ORCONF slides. dgisselq 2759d 02h /zipcpu
188 Adjusted the opcodes to match the binutils port: added RTN instructions, and
allowed BREAK instructions to include an immediate--to be interpreted by the
debugger.
dgisselq 2791d 04h /zipcpu
187 Updated to match changed register definitions within the core. dgisselq 2791d 05h /zipcpu
186 Now allows profile dumping for ELF executables. dgisselq 2791d 05h /zipcpu
185 Now includes the proper flags for building with ELF executable file support. dgisselq 2791d 05h /zipcpu
184 Adjusted the illegal instruction option documentation. dgisselq 2791d 05h /zipcpu
183 Cleaned up the system so that !CYC implies !STB as well. dgisselq 2791d 05h /zipcpu
182 Bug fix for fast memories. This now works for memories with single cycle
latencies.
dgisselq 2791d 05h /zipcpu
181 Adjusted the wishbone logic to include our wishbone simplification that if
CYC is ever low, STB must be low as well.
dgisselq 2791d 05h /zipcpu
180 Cleaned up the stall logic--made it independent of whether or not we are
designed to be alternating or not.
dgisselq 2791d 05h /zipcpu
179 Lots of changes, most (all?) of them to the non-pipelined core. The resulting
core is now about 100-120 LUTs smaller when not-pipelined, and yet maintains
the pipelined logic when necessary.
dgisselq 2791d 05h /zipcpu
178 Rewrote the parameter controlled logic to be just that: perameter controller,
rather than depending upon generics. The result reduces our area by a couple
LUTs.
dgisselq 2791d 05h /zipcpu
177 Fixed the illegal address logic to be more precise. dgisselq 2791d 05h /zipcpu
176 Switched from distributed to block RAM, and adjusted the logic to help
timing closure. The resulting core will build in designs up to 200MHz in
speed.
dgisselq 2791d 05h /zipcpu
175 Fixed the carry bit for logical shifts: it is the last bit shifted out of the
register. 0x80000000>>32 yields a 0 with carry set. Anything logically
shifted by a number greater than thirty two clears carry and register.
dgisselq 2791d 05h /zipcpu
174 Simplified the divide to improve timing performance. dgisselq 2791d 05h /zipcpu
173 Adjusted the pdfinfo field, to accommodate Google's bot. dgisselq 2791d 05h /zipcpu
172 Added a test to see if the compiler properly handles a large number of
arguments. Further, the sibcall enabled compiler now correcly makes a
sibcall from the end of txreg().
dgisselq 2791d 05h /zipcpu
171 This fixes the problem whereby the ZipCPU didn't properly access more than
5 word-sized function parameters.
dgisselq 2793d 10h /zipcpu
170 Minor updates to the orconf.pdf pre-conference slide. (Added the 'to be
revealed' line.
dgisselq 2803d 05h /zipcpu
169 Added details of LM32 to the (pre) ORConf survey slide in trunk/doc. dgisselq 2839d 05h /zipcpu

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.