Rev |
Log message |
Author |
Age |
Path |
90 |
Removed MOV x(PC),PC from the list of possible early branching instructions.
ADD X,PC and LDI X,PC are now the only recognized early branching instructions.
This was done to spare logic, although I don't think I spared more than a
LUT or two. |
dgisselq |
3016d 23h |
/zipcpu/ |
89 |
Minor changes, to include making default branching an ADD.[condition] X,PC
instruction, rather than allowing both MOV X(PC),PC and ADD X,PC instructions.
Further zopcodes.cpp contains several bug fixes. |
dgisselq |
3016d 23h |
/zipcpu/ |
88 |
Eliminated some warnings. The div fixes were to simplify the logic, even though
the result is less readable ... |
dgisselq |
3040d 23h |
/zipcpu/ |
87 |
Adjusted the operator input line to reflect actual logic inputs, rather
than the registered inputs which may have been out of date. (Indeed, they
were out of date for the bug I was chasing and fixed ...) |
dgisselq |
3042d 21h |
/zipcpu/ |
86 |
Removed the requirement to have the dev.scope.cpu hardware defined outside
of the Zip CPU (it was defined in another project). This was causing a bus
error in the simulator (which it should have), but taking it out fixes things
in the simulator (while removing capability from one special piece of H/W). |
dgisselq |
3042d 21h |
/zipcpu/ |
85 |
Minor update/correction to operand B definition. |
dgisselq |
3042d 21h |
/zipcpu/ |
84 |
Minor updates. |
dgisselq |
3042d 21h |
/zipcpu/ |
83 |
Added a flag to indicate whether an exception took place on the first
or second half of a VLIW instruction--will be zero in non-VLIW mode,
equivalent to the second half of the instruction having caused the
exception. (Expect these flags to be reordered some time in the future into
a less haphazard ordering ...)
Vastly simplified the pipeline logic, primarily for op_stall, but also touched
opA and opB. (Trying to fit within timing on Spartan 6 ...)
Changed division instruction to include a reset on clear_pipeline, to make
certain [BC $addr; DIV Rx,Ry ] works regardless of whether the condition is
true. |
dgisselq |
3042d 21h |
/zipcpu/ |
82 |
Found and (I hope) fixed a nasty bug that would send the prefetch into an
endless loop whenever you jumped to an instruction at the last location
in an unloaded cache line. |
dgisselq |
3042d 21h |
/zipcpu/ |
81 |
Trying to clean up ISE generated warnings. |
dgisselq |
3042d 21h |
/zipcpu/ |
80 |
Bug fix: declared the (combined) multiply to be signed again. Also
changed the name of the generate'd for block, to keep ISE from complaining. |
dgisselq |
3042d 21h |
/zipcpu/ |
79 |
Adjusted the opcodes for NOOP, BREAK, and LOCK. |
dgisselq |
3047d 01h |
/zipcpu/ |
78 |
Found/corrected annoying bug in floating point documentation of the opcode
table. |
dgisselq |
3047d 01h |
/zipcpu/ |
77 |
First check-in: the test bench for the divide instruction. |
dgisselq |
3048d 00h |
/zipcpu/ |
76 |
The biggest change here was to zippy_tb, to make it more similar to the debugger
and to make it work with VLIW-type instructions. |
dgisselq |
3048d 00h |
/zipcpu/ |
75 |
Modified for VLIW instructions. |
dgisselq |
3048d 00h |
/zipcpu/ |
74 |
Added a bunch of debugging code to the Dhrystone benchmark assembly file, as
well as two new testing assembly files. |
dgisselq |
3048d 00h |
/zipcpu/ |
73 |
Documentations updates. |
dgisselq |
3048d 01h |
/zipcpu/ |
72 |
Some updated graphics, now containing images of the CPU that include the
divide and (currently non-existant) floating point unit. |
dgisselq |
3048d 01h |
/zipcpu/ |
71 |
This contains a bunch of bug fixes. (A lot ...) For example, the pipeline
stall code has also seriously changed, to fixed the pipeline memory load/op
stage conflict, while maintaining no-stall operation for operands that don't
need an offset. This had a cascading effect, however, so that the multiply
could no longer complete in a single cycle. Therefore, the timing on the
multiplies was slowed down to two cycles from a single cycle. (It's the
only two-cycle ALU operation ...) The illegal instruction code has also been
fixed, so that illegal instructions no longer stalls the prefetch bus. |
dgisselq |
3048d 01h |
/zipcpu/ |
70 |
Updated the assembler support files, zopcodes in particular, to handle
the disassembly of the new very long instruction word codes. |
dgisselq |
3048d 01h |
/zipcpu/ |
69 |
This implements the "new Instruction Set" architecture for the Zip CPU. It's
a massive change set, that touches just about everything but probably not
enough of everything. Please see the spec.pdf for a description of this
new architecture. |
dgisselq |
3054d 05h |
/zipcpu/ |
68 |
Updated specification, includes well illustrated pipeline discussion. |
dgisselq |
3089d 05h |
/zipcpu/ |
67 |
Includes timing diagrams in support of a very descriptive specification section. |
dgisselq |
3089d 06h |
/zipcpu/ |
66 |
Adjusted the support for the DEBUG_SCOPE within these so that it can be
compiled in, or not, based upon an external build configuration file: cpudefs.v.
That allows me to make that file project specific, while the rest of the CPU
is shared among all projects. |
dgisselq |
3115d 05h |
/zipcpu/ |
65 |
Lots of logic simplifications to the core, in addition to better support for
illegal instruction detection and bus error detection. The biggest change
had to deal with pushing the debug write interface into the ALU write
processing path. This simplifies the logic of adjusting the PC and CC
registers primarily, but also any writes to other registers. It also delays
these register writes by a clock, but since the debug interface is already
ridiculously slow I doubt that matters any. |
dgisselq |
3115d 05h |
/zipcpu/ |
64 |
Shuffled some comments into here from elsewhere. |
dgisselq |
3115d 05h |
/zipcpu/ |
63 |
Simplified bus interactions, and added support for detecting illegal
instructions (i.e. bus errors) in the pipefetch routine. |
dgisselq |
3115d 05h |
/zipcpu/ |
62 |
Simplified the subtraction logic, so the carry bit no longer depends on
a separate 32-bit operation but becomes part of the subtract operation. |
dgisselq |
3115d 05h |
/zipcpu/ |
61 |
Simplified the bus delay logic. Depends upon the stall line being irrelevant
outside of a bus cycle. |
dgisselq |
3115d 05h |
/zipcpu/ |