Subversion Repositories zipcpu

[/] - Rev 205


Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
205 Updating core to current/best version, to include dblfetch support and full CIS support dgisselq 1877d 13h /
204 Added the two simulators back into the SVN repository dgisselq 1896d 08h /
203 Removed the (now unused) old GCC compiler, v5.3.0 dgisselq 1896d 08h /
202 Additional ZipCPU changes associated w 8b upgrade dgisselq 1896d 09h /
201 RTL files for the 8-bit capable ZipCPU. dgisselq 1896d 10h /
200 Lots of GCC bugs fixed, some new features added, longs should work now. The
build scripts have also been updated and simplified.
dgisselq 1995d 17h /
199 Massive specification rewrite, brings it up to date with the current ZipCPU
state. This does not reflect any major change to the CPU.
dgisselq 2021d 06h /
198 Added a copyright notice. dgisselq 2022d 10h /
197 Added a new multiply testbench. Other changes were necessary to follow. dgisselq 2022d 10h /
196 Updated internal documentation. dgisselq 2022d 10h /
195 Adds a new mode that can handle a delayed stall signal. dgisselq 2022d 10h /
194 Cleaned up some parameters, trying to create more consistency. dgisselq 2022d 10h /
193 These changes make it so the ALU multiplies pass a test-bench. dgisselq 2022d 10h /
192 Fixed a bug with constant alignment in the assembler. dgisselq 2022d 10h /
191 Updated toolchain, more information on the example debugger. dgisselq 2037d 13h /
190 Added the copyright statement back in. dgisselq 2039d 05h /
189 Final, as delivered, ORCONF slides. dgisselq 2039d 05h /
188 Adjusted the opcodes to match the binutils port: added RTN instructions, and
allowed BREAK instructions to include an immediate--to be interpreted by the
dgisselq 2071d 07h /
187 Updated to match changed register definitions within the core. dgisselq 2071d 08h /
186 Now allows profile dumping for ELF executables. dgisselq 2071d 08h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2022, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.