OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] - Rev 112

Rev

Directory listing | View Log | Compare with Previous | RSS feed

Last modification

  • Rev 112, 2012-04-01 15:48:17 GMT
  • Author: jt_eaton
  • Log message:
    added more test sims
    removed unneeded files
Path
/socgen/trunk/Makefile
/socgen/trunk/projects/opencores.org/orp_soc/doc/pdf/journal.pdf
/socgen/trunk/projects/opencores.org/orp_soc/doc/src/journal.html
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/verilog/jtag_tap
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/verilog/orpsoc-params.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/verilog/orpsoc_top
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/verilog/tap_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/rtl/verilog/top.or1200_mon
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/jtag-basic
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-basic/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-cbasic/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-cy/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-dctest/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-except/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-ext/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-ffl1/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-float/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-fp/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-intsyscall/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-linkregtest/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-mac/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-maci/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-mmu/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-ov/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-rfe/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-rfemmu/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-sf/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-simple/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-tick/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/generic_orpsocv2/sim/icarus/or1200-ticksyscall/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/Nexys2_orpsocv2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/rtl/verilog/or1200_monitor.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-cbasic
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-cbasic/dmp_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-cbasic/test_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-cbasic/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-dctest
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-dctest/dmp_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-dctest/test_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-dctest/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-float
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-float/dmp_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-float/test_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-float/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-fp
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-fp/dmp_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-fp/test_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-fp/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-tick
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-tick/dmp_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-tick/test_define
/socgen/trunk/projects/opencores.org/orp_soc/ip/or1200/sim/icarus/or1200-tick/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/ip-xact/design.xml
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/dbg_cpu_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/dbg_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/dbg_if
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/dbg_wb_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/or1200
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/or1200_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/or1200_monitor_defines.v
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/orpsoc_top
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/rtl/verilog/top.or1200_mon
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-basic
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-cbasic
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-cy
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-dctest
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-div
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-except/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-ext
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-ffl1
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-float
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-fp
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-intsyscall/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-intsyscall/wave.sav
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-linkregtest/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-mac
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-maci
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-mmu/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-mul
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-ov
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-pm
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-rfe
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-rfemmu/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-sf
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-simple
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-tick
/socgen/trunk/projects/opencores.org/orp_soc/ip/orpsocv2/sim/icarus/or1200-ticksyscall/sram.vmem
/socgen/trunk/projects/opencores.org/orp_soc/sw/or1200-cbasic/Makefile
/socgen/trunk/projects/opencores.org/orp_soc/sw/or1200-dctest/Makefile
/socgen/trunk/projects/opencores.org/orp_soc/sw/or1200-float/Makefile
/socgen/trunk/projects/opencores.org/orp_soc/sw/or1200-mmu/Makefile
/socgen/trunk/tools/bin/Makefile.root

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.