OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] - Rev 202

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
202 Add DMA interface support + LINT cleanup olivier.girard 3273d 11h /
201 Update ChangeLog olivier.girard 3434d 10h /
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3434d 11h /
199 Update ChangeLog olivier.girard 3540d 13h /
198 Update GDB-Proxy to support new GCC/GDB compiler version from RedHat/TI olivier.girard 3540d 13h /
197 Fixed bug on the write strobe of the baudrate hi configuration register. olivier.girard 3791d 12h /
196 Update ChangeLog olivier.girard 3834d 11h /
195 Update HTML documentation with configurable number of IRQ option. olivier.girard 3834d 11h /
194 Update PDF and ODT documentation. olivier.girard 3834d 12h /
193 Update FPGA projects with latest core RTL changes. olivier.girard 3834d 12h /
192 Number of supported IRQs is now configurable to 14 (default), 30 or 62. olivier.girard 3834d 12h /
191 Update ChangeLog olivier.girard 3974d 12h /
190 Remove dummy memory read access for CMP and BIT instructions. olivier.girard 3974d 12h /
189 Update ChangeLog olivier.girard 3986d 12h /
188 Add missing include commands for the define and undefine files in the wakeup_cell and in dbg_i2c. olivier.girard 3986d 12h /
187 Update ChangeLog olivier.girard 4087d 13h /
186 Fixed Hardware Multiplier byte operations bug: http://opencores.org/bug,assign,2247 olivier.girard 4087d 13h /
185 Update Altera FPGA example bitstream (no functional change... only generated with a newer Quartus version) olivier.girard 4088d 13h /
184 Fixed some project settings for newer Quartus version (12.1) olivier.girard 4088d 13h /
183 Update ChangeLog olivier.girard 4129d 11h /
182 Minor update to reflect new ASIC_CLOCKING option. olivier.girard 4129d 11h /
181 Update with latest oMSP Core version. olivier.girard 4129d 11h /
180 Add new ASIC_CLOCKING configuration option to allow ASIC implementations with FPGA clocking scheme.
Thanks to Sebastien Van Cauwenberghe's contribution :-)
olivier.girard 4129d 11h /
179 Update all linker scripts with a simplified version.
Thanks to Mihai M. for this one :-)
olivier.girard 4138d 11h /
178 Update all linker scripts with a simplified version.
Thanks to Mihai M. for this one :-)
olivier.girard 4138d 11h /
177 Update ChangeLog olivier.girard 4155d 11h /
176 Update FPGA projects with latest openMSP430 core RTL olivier.girard 4155d 11h /
175 Update hardware breakpoint unit with the followings:
- fixed hardware breakpoint bug with CALL instructions.
- modified data read watchpoint behavior to also trigger with read/modify/write instructions.
- removed unused ports.
olivier.girard 4155d 11h /
174 Cleanup dmem_wr generation logic. Important note: this is not a bug fix, only beautification. olivier.girard 4155d 11h /
173 Update ChangeLog olivier.girard 4189d 09h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.