OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [rtl/] [verilog/] - Rev 210

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
205 Thanks again to Johan W. good feedback, the following updates are implemented:
- Change code to fix delta cycle issues on some simulators in mixed VHDL/Verilog environment.
- Update oscillators enable generation to relax a critical timing paths in the ASIC version.
- Add option to scan fix inverted clocks in the ASIC version (disabled by default as this is supported by most tools).
olivier.girard 3349d 06h /openmsp430/trunk/core/rtl/verilog/
204 Fix DMA interface RTL merge problem (defines got wrong values). Fix CDC issue with the timerA (thanks to Johan for catching that). olivier.girard 3356d 07h /openmsp430/trunk/core/rtl/verilog/
202 Add DMA interface support + LINT cleanup olivier.girard 3363d 06h /openmsp430/trunk/core/rtl/verilog/
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3524d 05h /openmsp430/trunk/core/rtl/verilog/
192 Number of supported IRQs is now configurable to 14 (default), 30 or 62. olivier.girard 3924d 07h /openmsp430/trunk/core/rtl/verilog/
190 Remove dummy memory read access for CMP and BIT instructions. olivier.girard 4064d 07h /openmsp430/trunk/core/rtl/verilog/
188 Add missing include commands for the define and undefine files in the wakeup_cell and in dbg_i2c. olivier.girard 4076d 07h /openmsp430/trunk/core/rtl/verilog/
186 Fixed Hardware Multiplier byte operations bug: http://opencores.org/bug,assign,2247 olivier.girard 4177d 07h /openmsp430/trunk/core/rtl/verilog/
180 Add new ASIC_CLOCKING configuration option to allow ASIC implementations with FPGA clocking scheme.
Thanks to Sebastien Van Cauwenberghe's contribution :-)
olivier.girard 4219d 06h /openmsp430/trunk/core/rtl/verilog/
175 Update hardware breakpoint unit with the followings:
- fixed hardware breakpoint bug with CALL instructions.
- modified data read watchpoint behavior to also trigger with read/modify/write instructions.
- removed unused ports.
olivier.girard 4245d 06h /openmsp430/trunk/core/rtl/verilog/
174 Cleanup dmem_wr generation logic. Important note: this is not a bug fix, only beautification. olivier.girard 4245d 06h /openmsp430/trunk/core/rtl/verilog/
154 The serial debug interface now supports the I2C protocol (in addition to the UART) olivier.girard 4352d 07h /openmsp430/trunk/core/rtl/verilog/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4437d 05h /openmsp430/trunk/core/rtl/verilog/
149 Update simulation regression result parser.
Fixed failing SFR test (due to newer MSPGCC version).
Implement request http://opencores.org/bug,view,2171 (burst accesses through the serial debug interface)
olivier.girard 4440d 07h /openmsp430/trunk/core/rtl/verilog/
134 Add full ASIC support (low-power modes, DFT, ...).
Improved serial debug interface reliability.
olivier.girard 4559d 07h /openmsp430/trunk/core/rtl/verilog/
132 Update FPGA examples with the POP.B bug fix olivier.girard 4572d 07h /openmsp430/trunk/core/rtl/verilog/
130 Fixed POP.B bug (see Bugtracker http://opencores.org/bug,assign,2137 ) olivier.girard 4580d 06h /openmsp430/trunk/core/rtl/verilog/
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4656d 06h /openmsp430/trunk/core/rtl/verilog/
117 To facilitate commercial adoption of the openMSP430, the core has moved to a modified BSD license. olivier.girard 4832d 08h /openmsp430/trunk/core/rtl/verilog/
112 Modified comment. olivier.girard 4865d 07h /openmsp430/trunk/core/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.