OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
211 Add custom printf function to reduce program memory footprint (the TI/RH GCC version is huge). Note that this function was created by DJ Delorie ( http://www.delorie.com/ ) olivier.girard 3283d 02h /openmsp430/trunk/core/sim/
207 Simulation now works seamlessly under Linux, OS-X and Windows (Cygwin) olivier.girard 3310d 16h /openmsp430/trunk/core/sim/
204 Fix DMA interface RTL merge problem (defines got wrong values). Fix CDC issue with the timerA (thanks to Johan for catching that). olivier.girard 3414d 16h /openmsp430/trunk/core/sim/
202 Add DMA interface support + LINT cleanup olivier.girard 3421d 16h /openmsp430/trunk/core/sim/
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3582d 15h /openmsp430/trunk/core/sim/
192 Number of supported IRQs is now configurable to 14 (default), 30 or 62. olivier.girard 3982d 17h /openmsp430/trunk/core/sim/
186 Fixed Hardware Multiplier byte operations bug: http://opencores.org/bug,assign,2247 olivier.girard 4235d 17h /openmsp430/trunk/core/sim/
180 Add new ASIC_CLOCKING configuration option to allow ASIC implementations with FPGA clocking scheme.
Thanks to Sebastien Van Cauwenberghe's contribution :-)
olivier.girard 4277d 16h /openmsp430/trunk/core/sim/
178 Update all linker scripts with a simplified version.
Thanks to Mihai M. for this one :-)
olivier.girard 4286d 15h /openmsp430/trunk/core/sim/
175 Update hardware breakpoint unit with the followings:
- fixed hardware breakpoint bug with CALL instructions.
- modified data read watchpoint behavior to also trigger with read/modify/write instructions.
- removed unused ports.
olivier.girard 4303d 16h /openmsp430/trunk/core/sim/
154 The serial debug interface now supports the I2C protocol (in addition to the UART) olivier.girard 4410d 16h /openmsp430/trunk/core/sim/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4495d 15h /openmsp430/trunk/core/sim/
149 Update simulation regression result parser.
Fixed failing SFR test (due to newer MSPGCC version).
Implement request http://opencores.org/bug,view,2171 (burst accesses through the serial debug interface)
olivier.girard 4498d 17h /openmsp430/trunk/core/sim/
145 Add Dhrystone and CoreMark benchmarks to the simulation environment. olivier.girard 4548d 16h /openmsp430/trunk/core/sim/
142 Beautify the linker script examples. olivier.girard 4569d 17h /openmsp430/trunk/core/sim/
141 Update verification environment to support MSPGCC Uniarch (based on GCC 4.5 and later) olivier.girard 4573d 16h /openmsp430/trunk/core/sim/
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4586d 02h /openmsp430/trunk/core/sim/
134 Add full ASIC support (low-power modes, DFT, ...).
Improved serial debug interface reliability.
olivier.girard 4617d 16h /openmsp430/trunk/core/sim/
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4714d 16h /openmsp430/trunk/core/sim/
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4786d 16h /openmsp430/trunk/core/sim/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.