OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
211 Add custom printf function to reduce program memory footprint (the TI/RH GCC version is huge). Note that this function was created by DJ Delorie ( http://www.delorie.com/ ) olivier.girard 3145d 16h /openmsp430/trunk/core/sim/
207 Simulation now works seamlessly under Linux, OS-X and Windows (Cygwin) olivier.girard 3173d 06h /openmsp430/trunk/core/sim/
204 Fix DMA interface RTL merge problem (defines got wrong values). Fix CDC issue with the timerA (thanks to Johan for catching that). olivier.girard 3277d 06h /openmsp430/trunk/core/sim/
202 Add DMA interface support + LINT cleanup olivier.girard 3284d 06h /openmsp430/trunk/core/sim/
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3445d 05h /openmsp430/trunk/core/sim/
192 Number of supported IRQs is now configurable to 14 (default), 30 or 62. olivier.girard 3845d 06h /openmsp430/trunk/core/sim/
186 Fixed Hardware Multiplier byte operations bug: http://opencores.org/bug,assign,2247 olivier.girard 4098d 07h /openmsp430/trunk/core/sim/
180 Add new ASIC_CLOCKING configuration option to allow ASIC implementations with FPGA clocking scheme.
Thanks to Sebastien Van Cauwenberghe's contribution :-)
olivier.girard 4140d 05h /openmsp430/trunk/core/sim/
178 Update all linker scripts with a simplified version.
Thanks to Mihai M. for this one :-)
olivier.girard 4149d 05h /openmsp430/trunk/core/sim/
175 Update hardware breakpoint unit with the followings:
- fixed hardware breakpoint bug with CALL instructions.
- modified data read watchpoint behavior to also trigger with read/modify/write instructions.
- removed unused ports.
olivier.girard 4166d 05h /openmsp430/trunk/core/sim/
154 The serial debug interface now supports the I2C protocol (in addition to the UART) olivier.girard 4273d 06h /openmsp430/trunk/core/sim/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4358d 04h /openmsp430/trunk/core/sim/
149 Update simulation regression result parser.
Fixed failing SFR test (due to newer MSPGCC version).
Implement request http://opencores.org/bug,view,2171 (burst accesses through the serial debug interface)
olivier.girard 4361d 06h /openmsp430/trunk/core/sim/
145 Add Dhrystone and CoreMark benchmarks to the simulation environment. olivier.girard 4411d 06h /openmsp430/trunk/core/sim/
142 Beautify the linker script examples. olivier.girard 4432d 06h /openmsp430/trunk/core/sim/
141 Update verification environment to support MSPGCC Uniarch (based on GCC 4.5 and later) olivier.girard 4436d 05h /openmsp430/trunk/core/sim/
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4448d 16h /openmsp430/trunk/core/sim/
134 Add full ASIC support (low-power modes, DFT, ...).
Improved serial debug interface reliability.
olivier.girard 4480d 06h /openmsp430/trunk/core/sim/
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4577d 06h /openmsp430/trunk/core/sim/
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4649d 06h /openmsp430/trunk/core/sim/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.