OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [actel_m1a3pl_dev_kit/] [rtl/] [verilog/] - Rev 202

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
202 Add DMA interface support + LINT cleanup olivier.girard 3341d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
200 Major verificaiton and benchmark update to support both MSPGCC and RedHat/TI GCC toolchains. olivier.girard 3502d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
193 Update FPGA projects with latest core RTL changes. olivier.girard 3903d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
190 Remove dummy memory read access for CMP and BIT instructions. olivier.girard 4043d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
188 Add missing include commands for the define and undefine files in the wakeup_cell and in dbg_i2c. olivier.girard 4055d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
186 Fixed Hardware Multiplier byte operations bug: http://opencores.org/bug,assign,2247 olivier.girard 4156d 01h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
181 Update with latest oMSP Core version. olivier.girard 4197d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
176 Update FPGA projects with latest openMSP430 core RTL olivier.girard 4223d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
155 Update FPGA projects with the latest openMSP430 verilog code. olivier.girard 4330d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4415d 22h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
149 Update simulation regression result parser.
Fixed failing SFR test (due to newer MSPGCC version).
Implement request http://opencores.org/bug,view,2171 (burst accesses through the serial debug interface)
olivier.girard 4419d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
136 Update all FPGA projects with the latest core version. olivier.girard 4537d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
132 Update FPGA examples with the POP.B bug fix olivier.girard 4551d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4634d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
112 Modified comment. olivier.girard 4844d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4845d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
107 Update Actel and Alter FPGA examples with the latest openMSP430 core RTL version. olivier.girard 4900d 22h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
105 Removed dummy memory read access for the MOV/PUSH/CALL/RETI instructions.
These were not problematic but this is simply cleaner that way.
olivier.girard 4915d 23h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
104 Update all FPGA example projects with the latest RTL version. olivier.girard 4920d 01h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/
91 Fixed bug when an IRQ arrives while CPU is halted through the serial debug interface.
This bug is CRITICAL for people using working with interrupts and the Serial Debug Interface.
olivier.girard 4934d 01h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.